1



#### **In-Rush Current Limit MOSFET Driver**

#### **Features**

- 2.9- to 13-V Input Operating Range
- Microprocessor RESET

- Integrated High-Side Driver for N-Channel MOSFET
- Programmable di/dt Current

#### **Description**

The Si9750 current limit MOSFET interface IC is designed to operate between a power source and a load using a low on-resistance power MOSFET with a sense terminal or in conjunction with a low ohmic sense resistor. The Si9750 current limiter prevents source and load transients during hot swap and power-on with programmable dv/dt and di/dt. Both turn-on and steady-state current limits can be individually

programmed, providing protection against short circuits. Power on  $\overline{RESET}$  and logic controls allow complete microprocessor interfacing. The  $\overline{RESET}$  function of the Si9750 is industry-standard with full programmability.

The Si9750 is available in a 16-pin SOIC package and is rated over the commercial temperature range  $(0 \text{ to } 70^{\circ}\text{C})$ .

### **Functional Block Diagram**



Subsequent updates to this data sheet may be obtained via facsimile by calling Siliconix FaxBack, 1-408-970-5600. Please request FaxBack document #1332.

**Siliconix** S-46955—Rev. A, 09-Apr-96



# **Absolute Maximum Ratings**

| Voltages Referenced to Ground                                | Storage Temperature –65 to 125°C                                        |
|--------------------------------------------------------------|-------------------------------------------------------------------------|
| $V_{DD} \ \dots \ 15 \ V$                                    | Junction Temperature                                                    |
| Boost Voltage                                                | Power Dissipation (package) <sup>a</sup>                                |
| Inputs/Outputs                                               | 16-Pin SOIC <sup>b</sup>                                                |
| (except Gate, Boost and $V_{RST}$ )0.3 to $V_{DD}$ + 0.3 $V$ | TI 1 1 (O )                                                             |
| $V_{RST}$ Input Current (0 < $V_{RST}$ < 15 V)               | Thermal Impedance $(\Theta_{JA})$                                       |
| Inputs/Outputs Current                                       | Notes                                                                   |
| RESET Current                                                | Notes  a. Device mounted with all leads soldered or welded to PC board. |
| STATUS Current                                               |                                                                         |

<sup>\*</sup> Exposure to Absolute Maximum rating conditions for extended periods may affect device reliability. Stresses above Absolute Maximum rating may cause permanent damage. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum rating should be applied at any one time

### **Specifications**

|                                                               |                        | Test Conditions Unless Otherwise Specified $2.9 \text{ V} \leq \text{V}_{DD} \leq 13.2 \text{ V}$ | Limits<br>0 to 70°C    |                  |                        |      |
|---------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------|------------------------|------------------|------------------------|------|
| Parameter                                                     | Symbol                 | $HI/LO = GND$ , $R_{BIAS} = 12.5 \text{ k}\Omega$                                                 | Min <sup>a</sup>       | Typ <sup>b</sup> | Max <sup>a</sup>       | Unit |
| Supply                                                        |                        |                                                                                                   |                        |                  |                        |      |
| Quiescent Current                                             | $I_Q$                  | ENABLE =Logic Low                                                                                 |                        | 4                | 8                      | mA   |
| Logic                                                         |                        |                                                                                                   |                        |                  |                        |      |
| Enable Turn-On Voltage                                        | V <sub>EN(on)</sub>    |                                                                                                   |                        |                  | 0.3 x V <sub>DD</sub>  | v    |
| Enable Turn-Off Voltage                                       | V <sub>EN(off)</sub>   |                                                                                                   | 0.7 x V <sub>DD</sub>  |                  |                        | 1    |
| Enable Source Current                                         | I <sub>ENSRC</sub>     | $V_{\text{ENABLE}} = 0V$                                                                          | 40                     |                  | 120                    | μΑ   |
| Turn-On Time                                                  | t <sub>ON</sub>        | G F 2                                                                                             |                        |                  | 5                      |      |
| Turn-Off Time                                                 | t <sub>OFF</sub>       | See Figure 3.                                                                                     |                        |                  | 5                      |      |
| Turn-On Boost                                                 | t <sub>ON(BST)</sub>   | See Figure 4.                                                                                     |                        |                  | 600                    | μs   |
| t <sub>OFF</sub> Initial Short Circuit                        | t <sub>OFF(ISC)</sub>  | $C_{GATE} = 33 \text{ nF, See Figure 6.}$                                                         |                        |                  | 10                     | 1    |
| t <sub>OFF</sub> Short Circuit                                | t <sub>OFF(SC)</sub>   | $C_{GATE} = 33 \text{ nF, See Figure 7.}$                                                         |                        |                  | 2                      | 1    |
| Status Output Voltage                                         | $V_{STAT}$             | $I_{SINK} = 200 \mu A$                                                                            |                        |                  | 0.4                    | V    |
| Status Output Delay Time                                      | t <sub>STDLY</sub>     | See Figure 8.                                                                                     |                        |                  | 25                     | μs   |
| Status Threshold                                              | V <sub>STATTHR</sub>   |                                                                                                   | 0.85 x V <sub>DD</sub> |                  | 0.95 x V <sub>DD</sub> |      |
| HI/LO Turn-On Voltage                                         | V <sub>HILO(on)</sub>  |                                                                                                   | 0.7 x V <sub>DD</sub>  |                  |                        | v    |
| HI/LO Turn-Off Voltage                                        | V <sub>HILO(off)</sub> |                                                                                                   |                        |                  | 0.3 x V <sub>DD</sub>  | 1    |
| Gate Drive                                                    |                        |                                                                                                   |                        |                  |                        |      |
| Enhancement Voltage (V <sub>GATE</sub> – V <sub>SENSE</sub> ) | $V_{GS}$               |                                                                                                   | 8.5                    | 10.5             | 15                     | V    |
| Source Current                                                | I <sub>SOURCE</sub>    | V <sub>CBOOST</sub> = 9 V                                                                         | 1.06                   | 1.30             | 1.54                   | mA   |
| Sink Current                                                  | I <sub>SINK</sub>      |                                                                                                   | 1.6                    | 2.6              | 3.7                    |      |



### **Specifications**

|                                                 |                                                | Test Conditions Unless Otherwise Specified $2.9 \text{ V} \leq \text{V}_{DD} \leq 13.2 \text{ V}$ | <b>Limits</b><br>0 to 70°C |                  |                       |         |
|-------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------|------------------|-----------------------|---------|
| Parameter                                       | $HI/LO = GND, R_{BIAS} = 12.5 \text{ k}\Omega$ | Min <sup>a</sup>                                                                                  | Typb                       | Max <sup>a</sup> | Unit                  |         |
| Current Sense Circuit                           |                                                |                                                                                                   |                            |                  |                       |         |
| Current Sense Amplifier<br>Common Mode Range    | V <sub>CMR</sub>                               |                                                                                                   | 0                          |                  | V <sub>DD</sub> + 0.3 | V       |
| Current Sense Amplifier<br>Voltage Offset       | $V_{OS}$                                       |                                                                                                   | -3                         |                  | 3                     | mV      |
| Current Sense Amplifier<br>Bias Current         | $I_{SOS}$                                      | Normal Operation                                                                                  |                            | -0.2             |                       | μA      |
| R <sub>LIMSET</sub> Reference Current           | I <sub>RLIMSET</sub>                           |                                                                                                   | 18                         | 19.5             | 21                    | , par 1 |
| Current Sense<br>Amplifier Hysteresis           | V <sub>HYST</sub>                              |                                                                                                   |                            | 12               |                       |         |
| Current Sense Amplifier<br>Series Offset        | V <sub>SOS</sub>                               | $HI/LO = V_{DD}, V_{CMR} > 0.5 V$                                                                 |                            | 20               |                       | mV      |
| Power On Reset                                  | •                                              |                                                                                                   |                            |                  | •                     | •       |
| RESET Output Voltage                            | V <sub>OP(rst)</sub>                           | $I_{OUT} = 1 \text{ mA}, V_{DD} > 2 \text{ V}$                                                    |                            |                  | 0.4                   | V       |
| RESET Output Hysteresis <sup>c</sup>            | V <sub>HYST</sub>                              |                                                                                                   |                            | 2                |                       | mV      |
| RESET Comparator<br>Input Threshold             | V <sub>RST</sub>                               | See Note c                                                                                        | 1.223                      | 1.250            | 1.277                 | V       |
| RESET Comparator<br>Offset Voltage <sup>d</sup> | $V_{RBIAS}$                                    |                                                                                                   |                            | 0.5              |                       | mV      |
| RESET Comparator<br>Input Bias Current          | I <sub>BIAS</sub>                              |                                                                                                   |                            | -0.2             |                       | μΑ      |
| RESET Timer Delay                               | t <sub>RSTD</sub>                              | C <sub>RST</sub> = 15 nF, See Figure 8.                                                           | 110                        | 150              | 190                   | μs      |
| RETRY                                           | t <sub>RETRY</sub>                             | $C_{RETRY} = 100 \text{ nF}$                                                                      | 70                         | 130              | 200                   | ms      |

- Notes
  a. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum.
  b. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production test.
- In a practical situation,  $V_{HYST}$  is multiplied by ratio of a resistor divider chain. For  $V_{DD} = 13.2 \text{ V}$ ,  $V_{HYST} = 20 \text{ mV}$ . The RESET comparator input threshold specification ( $V_{RST}$ ) includes the RESET comparator offset voltage.



# **Pin Configuration**



Order Number: Si9750CY

### **Pin Description**

| Pin Number | Function           | Description                                                                                                                                                                                                                           |  |  |
|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1          | BOOST              | Output of on-chip Boost converter. A 100-nF capacitor should be connected between BOOST and GND                                                                                                                                       |  |  |
| 2          | $V_{\mathrm{DD}}$  | Positive supply pin.                                                                                                                                                                                                                  |  |  |
| 3          | GATE               | Connection to external power MOSFET gate.                                                                                                                                                                                             |  |  |
| 4          | LOAD               | Connection to positive supply side of LOAD.                                                                                                                                                                                           |  |  |
| 5          | SENSE              | Connects external sense resistor of a sensefet sense pin to SENSE input of overcurrent trip comparator. standard MOSFET may also be used in conjunction with a low ohmic value shunt resistor.                                        |  |  |
| 6          | LIMSET             | Connects overcurrent limit set resistor R <sub>LIMSET</sub> to the reference input of overcurrent trip comparator.                                                                                                                    |  |  |
| 7          | HI/LO              | CMOS logic input to control the overcurrent trip comparator sensitivity at power-on. HI/LO should be connected to GND for low Capacitive loads and to V <sub>DD</sub> for high capacitive loads.                                      |  |  |
| 8          | ENABLE             | CMOS logic input to turn IC on or off. GATE voltage remains low when ENABLE is high.                                                                                                                                                  |  |  |
| 9          | R <sub>BIAS</sub>  | A resistor connected from this pin to GND programs the reference bias current for the overcurrent trip comparator resistor R <sub>LIMSET</sub> and the GATE <sub>(on)</sub> charge current. See Functional Description for equations. |  |  |
| 10         | V <sub>RST</sub>   | Input to voltage monitor comparator.                                                                                                                                                                                                  |  |  |
| 11         | STATUS             | Open drain NMOS output. This pin is driven low when the current limiter is enabled and the LOAD voltage is greater than $90\%$ of $V_{DD}$ .                                                                                          |  |  |
| 12         | RESET              | Open drain NMOS output. This pin is driven low during power on reset or when $V_{RST}$ is lower than the internal 1.25-V reference.                                                                                                   |  |  |
| 13         | C <sub>RETRY</sub> | A capacitor connected from this pin to GND programs the retry timer.                                                                                                                                                                  |  |  |
| 14         | $C_{RST}$          | A capacitor connected from this pin to GND programs the reset timer.                                                                                                                                                                  |  |  |
| 15         | GND                | Negative supply pin.                                                                                                                                                                                                                  |  |  |
| 16         | COIL               | Connection to Boost converter inductor.                                                                                                                                                                                               |  |  |



### **Functional Description**

The Si9750 together with an n-channel MOSFET provides the following functions:

- limits di/dt current for hot insertion applications
- provides complete short circuit protection
- high-side drive allows n-channel MOSFET to be used, for lower power dissipation
- industry-standard microprocessor reset function
- logic control input and outputs

# Setting the Current Limit (SENSE, HI/LO pins, R<sub>LIMSET</sub>, R<sub>SENSE</sub>)

The current limit point is determined by the voltage across  $R_{SENSE}$ , the value of  $R_{LIMSET}$ , and the bias current. The current limit circuit is shown in Figure 1.

The steady state current is set by the equation:

$$I_{LOAD} \times R_{SENSE} > I_{BIAS} \times R_{LIMSET}$$
 (1)

Due to the highly capacitive nature of some loads, the Si9750 has an option to increase the current limit point to a much higher level at turn-on. In this case, turn-on is defined as  $V_{GATE} < V_{DD} + 7.8$  V. This function is implemented with the HI/LO pin. If the HI/LO pin is tied

low the current limit is 20% higher during turn-on than the steady state current limit point.

$$I_{LOAD} \times R_{SENSE} > 1.2 \times I_{BIAS} \times R_{LIMSET}$$
 (with pin HI/LO=Low) (2)

If a higher current limit is needed at start-up, the HI/LO pin can be tied high. The equation becomes:

$$I_{LOAD} \times R_{SENSE} > 1.2 \times I_{BIAS} \times R_{LIMSET} \\ + I_{BIAS} (1 \text{ k}\Omega + R_{HI})$$
 (4) (HI/LO = High)

Notice that any current limit can be set at turn-on using an optional resistor,  $R_{\rm HI}$ .

# Relaxation Mode Current Limit (C<sub>RETRY</sub> pin)

In an overload condition, the Si9750 will go into a relaxation mode current limit operation that not only protects the source and load, but also reduces the power dissipated in the MOSFET. When an overload is detected, the circuit quickly turns off, then goes into a retry mode whereby the current is ramped up slowly. If the fault still exists, the current will ramp down again. This sequence will repeat indefinitely at a period defined by  $10^6$  x  $C_{RETRY}$  until the fault is removed. Typically, capacitors in the range of 1 nF to 1  $\mu$ F can be used on  $C_{RETRY}$ , but the period should be >50 ms.



Figure 1.



#### **Functional Description (Cont'd)**

# di/dt Limiting On Hot and Cold Insertion (GATE pin)

The GATE pin provides a constant current source that is used to control the rate of rise of the gate of the MOSFET, and hence to control the di/dt of the load and source current. The equation that governs the gate current is:

$$I_{SOURCE} = 1.25 \text{ V x } \frac{12}{R_{BIAS}} = 1.2 \text{ mA}$$
(for  $R_{BIAS} = 12.5 \text{ k}\Omega$ )

Typically, a 33-nF capacitor should be connected from the GATE pin to ground. If a large  $I_{SOURCE}$  is needed for high di/dt, a 330- $\Omega$  resistor in series with  $C_{GATE}$  may be necessary to prevent oscillation. In the case that  $V_{DD} > 6$  V, a resistor of approximately 330  $\Omega$  is also recommended in series with the gate. (Figure 1.)

# Reference Bias Current (R<sub>BIAS</sub> pin)

This pin sets the internal current used by  $R_{LIMSET}$  to determine all the current limit points. Typically  $R_{BIAS}$  = 12.5 k $\Omega$  which sets a 20- $\mu$ A bias current. The equation which relates  $R_{BIAS}$  to  $I_{BIAS}$  is:

$$I_{\text{BIAS}} = \frac{1.25 \text{ V}}{5 \text{ x } R_{\text{BIAS}}} = 20 \text{ }\mu\text{A}$$
(for  $R_{\text{BIAS}} = 12.5 \text{ }k\Omega$ )

# Power on Reset (POR) (V<sub>DD</sub> pin)

This function monitors the voltage on the  $V_{DD}$  pin and signals the system if all input voltage requirements have been met. At turn-on when  $V_{DD} > 2.7~V~\pm~200~mV$ , a POR signal is generated for a duration of 100  $\mu s$ . After this point the system is released into operation. If  $V_{DD}$  falls below 2.7 V  $\pm~200~mV$ , a second POR signal will be generated. If two POR signals are detected, this indicates that the source for  $V_{DD}$  is not capable of supplying the load current. The IC then turns off the MOSFET and initiates its retry period, hence fully protecting the MOSFET from an over-power condition.

# **Boost Converter** (COIL, BOOST pins)

The boost converter generates the gate drive for the external n-channel MOSFET. This is limited to typically

 $V_{DD}$  + 11 V. The boost inductor should typically be 100  $\mu$ H, <3.5  $\Omega$ , >180 mA dc, and the boost capacitor should be 100 nF.

#### **Logic Control**

(STATUS, ENABLE, RESET, V<sub>RST</sub> and C<sub>RST</sub> pins)

**STATUS.** The status monitor detects when the load voltage is 90% of input voltage,  $V_{LOAD} > 0.9 \text{ x } V_{DD}$ . This pin is an open-drain NMOS output, capable of sinking 200  $\mu A$  at  $V_{OL} = 0.4 \text{ V}$ . If this pin is used in conjunction with the  $\overline{ENABLE}$  of another unit, power supply sequencing (or daisy-chaining) is easily implemented.

**ENABLE.** This CMOS logic compatible input serves as the on/off control pin. This pin has  $40-\mu A$  minimum pull-up to  $V_{DD}$ .

**RESET** ( $V_{RST}$ ,  $C_{RST}$ , **RESET** pins). This is a standard implementation of the microprocessor reset function. A comparator looks at the voltage on  $V_{RST}$  pin and compares it with 1.25 V. This function is programmable by using an external voltage divider. When  $V_{RST}$  is higher than 1.25 V, the reset signal is delayed by the  $C_{RST}$  pin, defined by Equation (6) and then goes high. (Figure 8.)

Reset delay 
$$t_{RSTD} \approx 10^4 \, x \, C_{RST}$$
 (6)



Figure 2. Typical Operation Under Start-up Condition With An Overcurrent Fault Applied to the Output

S-46955—Rev. A, 09-Apr-96



### **Typical Characteristics (25°C Unless Noted)**













### **Switching Time Test Circuits**



Figure 3. Normal-Mode Operation



Figure 4. Timing Definition with ENABLE Already On



Figure 5. Start of Boost Converter



Figure 6. First Short Circuit

Figure 7. Relaxation-Mode Current Limit



# **Switching Time Test Circuits**



(2) With reset input divider correctly set, monitoring  $V_{\mbox{\scriptsize LOAD}}$ 

Figure 8. STATUS and RESET